Part Number Hot Search : 
48101SC B1205 M35V1 DN2470 67600966 M18ES XMP6A C221B1
Product Description
Full Text Search
 

To Download 74AVC4T245 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 74AVC4T245
4-bit dual supply translating transceiver with configurable voltage translation; 3-state
Rev. 01 -- 20 July 2009 Product data sheet
1. General description
The 74AVC4T245 is an 4-bit, dual supply transceiver that enables bidirectional level translation. The device can be used as two 2-bit transceivers or as a 4-bit transceiver. It features two data input-output ports (nAn and nBn), a direction control input (nDIR), a output enable input (nOE) and dual supply pins (VCC(A) and VCC(B)). Both VCC(A) and VCC(B) can be supplied at any voltage between 0.8 V and 3.6 V making the device suitable for translating between any of the low voltage nodes (0.8 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V and 3.3 V). Pins nAn, nOE and nDIR are referenced to VCC(A) and pins nBn are referenced to VCC(B). A HIGH on nDIR allows transmission from nAn to nBn and a LOW on nDIR allows transmission from nBn to nAn. The output enable input (nOE) can be used to disable the outputs so the buses are effectively isolated. The device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing any damaging backflow current through the device when it is powered down. In suspend mode when either VCC(A) or VCC(B) are at GND level, both nAn and nBn are in the high-impedance OFF-state.
2. Features
I Wide supply voltage range: N VCC(A): 0.8 V to 3.6 V N VCC(B): 0.8 V to 3.6 V I Complies with JEDEC standards: N JESD8-12 (0.8 V to 1.3 V) N JESD8-11 (0.9 V to 1.65 V) N JESD8-7 (1.2 V to 1.95 V) N JESD8-5 (1.8 V to 2.7 V) N JESD8-B (2.7 V to 3.6 V) I ESD protection: N HBM JESD22-A114E Class 3B exceeds 8000 V N MM JESD22-A115-A exceeds 200 V N CDM JESD22-C101C exceeds 1000 V I Maximum data rates: N 380 Mbit/s ( 1.8 V to 3.3 V translation) N 200 Mbit/s ( 1.1 V to 3.3 V translation) N 200 Mbit/s ( 1.1 V to 2.5 V translation) N 200 Mbit/s ( 1.1 V to 1.8 V translation) N 150 Mbit/s ( 1.1 V to 1.5 V translation)
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
I I I I I I
N 100 Mbit/s ( 1.1 V to 1.2 V translation) Suspend mode Latch-up performance exceeds 100 mA per JESD 78 Class II Inputs accept voltages up to 3.6 V IOFF circuitry provides partial Power-down mode operation Multiple package options Specified from -40 C to +85 C and -40 C to +125 C
3. Ordering information
Table 1. Ordering information Package Temperature range Name 74AVC4T245D -40 C to +125 C SO16 TSSOP16 Description plastic small outline package; 16 leads; body width 3.9 mm plastic thin shrink small outline package; 16 leads; body width 4.4 mm Version SOT109-1 SOT403-1 SOT763-1 Type number
74AVC4T245PW -40 C to +125 C 74AVC4T245BQ -40 C to +125 C
DHVQFN16 plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 16 terminals; body 2.5 x 3.5 x 0.85 mm
4. Functional diagram
13 1B1 VCC(A) VCC(B) 12 1B2 11 2B1 10 2B2
15
1OE
2OE
14
2
1DIR
2DIR
3
1A1 4 5
1A2 6
2A1 7
2A2
001aak280
Fig 1.
Logic symbol
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
2 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
DIR OE
A1
B1
A2
B2 VCC(A) VCC(B)
001aak281
Fig 2.
Logic diagram (one 2-bit transceiver)
5. Pinning information
5.1 Pinning
74AVC4T245
VCC(A) 1DIR 2DIR 1A1 1A2 2A1 2A2 GND 1 2 3 4 5 6 7 8
001aak283
16 VCC(B) 15 1OE 14 2OE 13 1B1 12 1B2 11 2B1 10 2B2 9 GND
Fig 3. Pin configuration SOT109-1 (SO16)
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
3 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
74AVC4T245
VCC(A) 2 3 4 5 6 7 8 GND GND 9 GND(1) 1 terminal 1 index area 16 VCC(B) 15 1OE 14 2OE 13 1B1 12 1B2 11 2B1 10 2B2
74AVC4T245
VCC(A) 1DIR 2DIR 1A1 1A2 2A1 2A2 GND 1 2 3 4 5 6 7 8
001aak282
1DIR 16 VCC(B) 15 1OE 14 2OE 13 1B1 12 1B2 11 2B1 10 2B2 9 GND 2DIR 1A1 1A2 2A1 2A2
001aak284
Transparent top view
(1) The die substrate is attached to this pad using conductive die attach material. It cannot be used as a supply pin or input.
Fig 4. Pin configuration SOT403-1 (TSSOP16)
Fig 5. Pin configuration SOT763-1 (DHVQFN16)
5.2 Pin description
Table 2. Symbol VCC(A) 1DIR, 2DIR 1A1, 1A2 2A1, 2A2 GND[1] 2B2, 2B1 1B2, 1B1 2OE, 1OE VCC(B)
[1]
Pin description Pin 1 2, 3 4, 5 6, 7 8, 9 10, 11 12, 13 14, 15 16 Description supply voltage A (nAn, nOE and nDIR inputs are referenced to VCC(A)) direction control data input or output data input or output ground (0 V) data input or output data input or output output enable input (active LOW) supply voltage B (nBn inputs are referenced to VCC(B))
All GND pins must be connected to ground (0 V).
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
4 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
6. Functional description
Table 3. Function table[1] Input nOE[2] L L H X nDIR[2] L H X X Input/output[3] nAn[2] nAn = nBn input Z Z nBn[2] input nBn = nAn Z Z Supply voltage VCC(A), VCC(B) 0.8 V to 3.6 V 0.8 V to 3.6 V 0.8 V to 3.6 V GND[3]
[1] [2] [3]
H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state. The nAn, nDIR and nOE input circuit is referenced to VCC(A); The nBn input circuit is referenced to VCC(B). If at least one of VCC(A) or VCC(B) is at GND level, the device goes into suspend mode.
7. Limiting values
Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol VCC(A) VCC(B) IIK VI IOK VO IO ICC IGND Tstg Ptot
[1] [2] [3] [4]
Parameter supply voltage A supply voltage B input clamping current input voltage output clamping current output voltage output current supply current ground current storage temperature total power dissipation
Conditions
Min -0.5 -0.5
Max +4.6 +4.6 +4.6 VCCO + 0.5 +4.6 50 100 +150 500
Unit V V mA V mA V V mA mA mA C mW
VI < 0 V
[1]
-50 -0.5 -50
[1][2][3] [1] [2]
VO < 0 V Active mode Suspend or 3-state mode VO = 0 V to VCCO ICC(A) or ICC(B)
-0.5 -0.5 -100 -65
Tamb = -40 C to +125 C
[4]
-
The minimum input voltage ratings and output voltage ratings may be exceeded if the input and output current ratings are observed. VCCO is the supply voltage associated with the output port. VCCO + 0.5 V should not exceed 4.6 V. For SO16 package: above 70 C derates linearly with 8 mW/K. For TSSOP16 package: above 60 C the value of Ptot derates linearly at 5.5 mW/K. For DHVQFN16 package: above 60 C the value of Ptot derates linearly at 4.5 mW/K.
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
5 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
8. Recommended operating conditions
Table 5. Symbol VCC(A) VCC(B) VI VO Tamb t/V
[1] [2]
Recommended operating conditions Parameter supply voltage A supply voltage B input voltage output voltage ambient temperature input transition rise and fall rate VCCI =0.8 V to 3.6 V
[2]
Conditions
Min 0.8 0.8 0
Max 3.6 3.6 3.6 VCCO 3.6 +125 5
Unit V V V V V C ns/V
Active mode Suspend or 3-state mode
[1]
0 0 -40 -
VCCO is the supply voltage associated with the output port. VCCI is the supply voltage associated with the input port.
9. Static characteristics
Table 6. Typical static characteristics at Tamb = 25 C[1][2] At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter VOH VOL II IOZ HIGH-level output voltage LOW-level output voltage input leakage current OFF-state output current Conditions VI = VIH or VIL IO = -1.5 mA; VCC(A) = VCC(B) = 0.8 V VI = VIH or VIL IO = 1.5 mA; VCC(A) = VCC(B) = 0.8 V nDIR, nOE input; VI = 0 V or 3.6 V; VCC(A) = VCC(B) = 0.8 V to 3.6 V A or B port; VO = 0 V or VCCO; VCC(A) = VCC(B) = 3.6 V suspend mode A port; VO = 0 V or VCCO; VCC(A) = 3.6 V; VCC(B) = 0 V suspend mode B port; VO = 0 V or VCCO; VCC(A) = 0 V; VCC(B) = 3.6 V IOFF power-off leakage current A port; VI or VO = 0 V to 3.6 V; VCC(A) = 0 V; VCC(B) = 0.8 V to 3.6 V B port; VI or VO = 0 V to 3.6 V; VCC(B) = 0 V; VCC(A) = 0.8 V to 3.6 V CI CI/O input capacitance input/output capacitance nDIR, nOE input; VI = 0 V or 3.3 V; VCC(A) = VCC(B) = 3.3 V A and B port; VO = 3.3 V or 0 V; VCC(A) = VCC(B) = 3.3 V
[3]
Min -
Typ 0.69 0.07
Max -
Unit V V
0.025 0.25 A 0.5 0.5 0.5 0.1 0.1 1.0 4.0 2.5 2.5 2.5 1 1 A A A A A pF pF
[3]
[3]
[1] [2] [3]
VCCO is the supply voltage associated with the output port. VCCI is the supply voltage associated with the data input port. For I/O ports, the parameter IOZ includes the input leakage current.
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
6 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
Table 7. Static characteristics [1][2] At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter VIH HIGH-level input voltage Conditions data input VCCI = 0.8 V VCCI = 1.1 V to 1.95 V VCCI = 2.3 V to 2.7 V VCCI = 3.0 V to 3.6 V nDIR, nOE input VCC(A) = 0.8 V VCC(A) = 1.1 V to 1.95 V VCC(A) = 2.3 V to 2.7 V VCC(A) = 3.0 V to 3.6 V VIL LOW-level input voltage data input VCCI = 0.8 V VCCI = 1.1 V to 1.95 V VCCI = 2.3 V to 2.7 V VCCI = 3.0 V to 3.6 V nDIR, nOE input VCC(A) = 0.8 V VCC(A) = 1.1 V to 1.95 V VCC(A) = 2.3 V to 2.7 V VCC(A) = 3.0 V to 3.6 V VOH HIGH-level VI = VIH or VIL output voltage IO = -100 A; VCC(A) = VCC(B) = 0.8 V to 3.6 V IO = -3 mA; VCC(A) = VCC(B) = 1.1 V IO = -6 mA; VCC(A) = VCC(B) = 1.4 V IO = -8 mA; VCC(A) = VCC(B) = 1.65 V IO = -9 mA; VCC(A) = VCC(B) = 2.3 V IO = -12 mA; VCC(A) = VCC(B) = 3.0 V VCCO - 0.1 0.85 1.05 1.2 1.75 2.3 0.30VCC(A) 0.35VCC(A) 0.7 0.8 VCCO - 0.1 0.85 1.05 1.2 1.75 2.3 0.30VCC(A) V 0.35VCC(A) V 0.7 0.8 V V V V V V V V 0.30VCCI 0.35VCCI 0.7 0.8 0.30VCCI 0.35VCCI 0.7 0.8 V V V V 0.70VCC(A) 0.65VCC(A) 1.6 2 0.70VCC(A) 0.65VCC(A) 1.6 2 V V V V 0.70VCCI 0.65VCCI 1.6 2 0.70VCCI 0.65VCCI 1.6 2 V V V V -40 C to +85 C Min Max -40 C to +125 C Min Max Unit
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
7 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
Table 7. Static characteristics ...continued[1][2] At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter VOL Conditions -40 C to +85 C Min LOW-level VI = VIH or VIL output voltage IO = 100 A; VCC(A) = VCC(B) = 0.8 V to 3.6 V IO = 3 mA; VCC(A) = VCC(B) = 1.1 V IO = 6 mA; VCC(A) = VCC(B) = 1.4 V IO = 8 mA; VCC(A) = VCC(B) = 1.65 V IO = 9 mA; VCC(A) = VCC(B) = 2.3 V IO = 12 mA; VCC(A) = VCC(B) = 3.0 V II IOZ input leakage current OFF-state output current nDIR, nOE input; VI = 0 V or 3.6 V; VCC(A) = VCC(B) = 0.8 V to 3.6 V A or B port; VO = 0 V or VCCO; VCC(A) = VCC(B) = 3.6 V suspend mode A port; VO = 0 V or VCCO; VCC(A) = 3.6 V; VCC(B) = 0 V suspend mode B port; VO = 0 V or VCCO; VCC(A) = 0 V; VCC(B) = 3.6 V IOFF power-off leakage current A port; VI or VO = 0 V to 3.6 V; VCC(A) = 0 V; VCC(B) = 0.8 V to 3.6 V B port; VI or VO = 0 V to 3.6 V; VCC(B) = 0 V; VCC(A) = 0.8 V to 3.6 V
[3]
-40 C to +125 C Min Max 0.1 0.25 0.35 0.45 0.55 0.7 5 30 30
Unit
Max 0.1 0.25 0.35 0.45 0.55 0.7 1 5 5
-
V V V V V V A A A
[3]
[3]
-
5
-
30
A
-
5
-
30
A
-
5
-
30
A
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
8 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
Table 7. Static characteristics ...continued[1][2] At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter ICC Conditions -40 C to +85 C Min supply current A port; VI = 0 V or VCCI; IO = 0 A VCC(A) = 0.8 V to 3.6 V; VCC(B) = 0.8 V to 3.6 V VCC(A) = 1.1 V to 3.6 V; VCC(B) = 1.1 V to 3.6 V VCC(A) = 3.6 V; VCC(B) = 0 V VCC(A) = 0 V; VCC(B) = 3.6 V B port; VI = 0 V or VCCI; IO = 0 A VCC(A) = 0.8 V to 3.6 V; VCC(B) = 0.8 V to 3.6 V VCC(A) = 1.1 V to 3.6 V; VCC(B) = 1.1 V to 3.6 V VCC(A) = 3.6 V; VCC(B) = 0 V VCC(A) = 0 V; VCC(B) = 3.6 V A plus B port (ICC(A) + ICC(B)); IO = 0 A; VI = 0 V or VCCI; VCC(A) = 0.8 V to 3.6 V; VCC(B) = 0.8 V to 3.6 V A plus B port (ICC(A) + ICC(B)); IO = 0 A; VI = 0 V or VCCI; VCC(A) = 1.1 V to 3.6 V; VCC(B) = 1.1 V to 3.6 V
[1] [2] [3] VCCO is the supply voltage associated with the output port. VCCI is the supply voltage associated with the data input port. For I/O ports, the parameter IOZ includes the input leakage current.
-40 C to +125 C Min -12 -12 Max 55 50 50 55 50 50 70
Unit
Max 10 8 8 10 8 8 20
-2 -2 -
A A A A A A A A A
-
16
-
65
A
Table 8. VCC(A) 0V 0.8 V 1.2 V 1.5 V 1.8 V 2.5 V 3.3 V
Typical total supply current (ICC(A) + ICC(B)) VCC(B) 0V 0 0.1 0.1 0.1 0.1 0.1 0.1 0.8 V 0.1 0.1 0.1 0.1 0.1 0.3 1.6 1.2 V 0.1 0.1 0.1 0.1 0.1 0.1 0.8 1.5 V 0.1 0.1 0.1 0.1 0.1 0.1 0.4 1.8 V 0.1 0.1 0.1 0.1 0.1 0.1 0.2 2.5 V 0.1 0.3 0.1 0.1 0.1 0.1 0.1 3.3 V 0.1 1.6 0.8 0.4 0.2 0.1 0.1 A A A A A A A Unit
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
9 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
10. Dynamic characteristics
Table 9. Typical power dissipation capacitance at VCC(A) = VCC(B) and Tamb = 25 C [1][2] Voltages are referenced to GND (ground = 0 V). Symbol Parameter CPD power dissipation capacitance Conditions 0.8 V A port: (direction nAn to nBn); output enabled A port: (direction nAn to nBn); output disabled A port: (direction nBn to nAn); output enabled A port: (direction nBn to nAn); output disabled B port: (direction nAn to nBn); output enabled B port: (direction nAn to nBn); output disabled B port: (direction nBn to nAn); output enabled B port: (direction nBn to nAn); output disabled
[1]
VCC(A) = VCC(B) 1.2 V 0.2 0.2 9.7 0.6 9.7 0.6 0.2 0.2 1.5 V 0.2 0.2 9.8 0.6 9.8 0.6 0.2 0.2 1.8 V 0.2 0.2 9.9 0.6 9.9 0.6 0.2 0.2 2.5 V 0.3 0.3 10.7 0.7 10.7 0.7 0.3 0.3 3.3 V 0.4 0.4 11.9 0.7 11.9 0.7 0.4 0.4 0.2 0.2 9.5 0.6 9.5 0.6 0.2 0.2
Unit pF pF pF pF pF pF pF pF
CPD is used to determine the dynamic power dissipation (PD in W). PD = CPD x VCC2 x fi x N + (CL x VCC2 x fo) where: fi = input frequency in MHz; fo = output frequency in MHz; CL = load capacitance in pF; VCC = supply voltage in V; N = number of inputs switching; (CL x VCC2 x fo) = sum of the outputs. fi = 10 MHz; VI = GND to VCC; tr = tf = 1 ns; CL = 0 pF; RL = .
[2]
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
10 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
Table 10. Typical dynamic characteristics at VCC(A) = 0.8 V and Tamb = 25 C [1] Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 8; for wave forms see Figure 6 and Figure 7 Symbol Parameter tpd tdis ten Conditions 0.8 V propagation delay nAn to nBn nBn to nAn disable time enable time nOE to nAn nOE to nBn nOE to nAn nOE to nBn
[1]
VCC(B) 1.2 V 7.3 12.7 14.3 9.9 18.2 10.7 1.5 V 6.5 12.4 14.3 9.0 18.2 9.8 1.8 V 6.2 12.3 14.3 9.4 18.2 9.6 2.5 V 5.9 12.1 14.3 9.0 18.2 9.7 3.3 V 6.0 12.0 14.3 9.7 18.2 10.2 14.5 14.5 14.3 17.0 18.2 19.2
Unit ns ns ns ns ns ns
tpd is the same as tPLH and tPHL; tdis is the same as tPLZ and tPHZ; ten is the same as tPZL and tPZH.
Table 11. Typical dynamic characteristics at VCC(B) = 0.8 V and Tamb = 25 C [1] Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 8; for wave forms see Figure 6 and Figure 7 Symbol Parameter tpd tdis ten Conditions 0.8 V propagation delay nAn to nBn nBn to nAn disable time enable time nOE to nAn nOE to nBn nOE to nAn nOE to nBn
[1]
VCC(A) 1.2 V 12.7 7.3 5.5 13.8 5.6 14.6 1.5 V 12.4 6.5 4.1 13.4 4.0 14.1 1.8 V 12.3 6.2 4.0 13.1 3.2 13.9 2.5 V 12.1 5.9 3.0 12.9 2.4 13.7 3.3 V 12.0 6.0 3.5 12.7 2.2 13.6 14.5 14.5 14.3 17.0 18.2 19.2
Unit ns ns ns ns ns ns
tpd is the same as tPLH and tPHL; tdis is the same as tPLZ and tPHZ; ten is the same as tPZL and tPZH.
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
11 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
Table 12. Dynamic characteristics for temperature range -40 C to +85 C [1] Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 8; for wave forms see Figure 6 and Figure 7. Symbol Parameter Conditions 1.2 V 0.1 V Min VCC(A) = 1.1 V to 1.3 V tpd tdis ten propagation delay disable time enable time nAn to nBn nBn to nAn nOE to nAn nOE to nBn nOE to nAn nOE to nBn VCC(A) = 1.4 V to 1.6 V tpd tdis ten propagation delay disable time enable time nAn to nBn nBn to nAn nOE to nAn nOE to nBn nOE to nAn nOE to nBn VCC(A) = 1.65 V to 1.95 V tpd tdis ten propagation delay disable time enable time nAn to nBn nBn to nAn nOE to nAn nOE to nBn nOE to nAn nOE to nBn VCC(A) = 2.3 V to 2.7 V tpd tdis ten propagation delay disable time enable time nAn to nBn nBn to nAn nOE to nAn nOE to nBn nOE to nAn nOE to nBn VCC(A) = 3.0 V to 3.6 V tpd tdis ten propagation delay disable time enable time nAn to nBn nBn to nAn nOE to nAn nOE to nBn nOE to nAn nOE to nBn
[1]
VCC(B) 1.5 V 0.1 V 1.8 V 0.15 V 2.5 V 0.2 V Min 0.5 0.5 1.8 1.9 1.4 1.1 0.3 0.7 1.8 1.9 1.4 1.4 0.1 0.6 1.6 1.7 1.0 1.2 0.1 0.6 1.0 1.5 0.7 0.9 0.1 0.6 0.7 1.4 0.6 0.8 Max 7.1 8.9 10.9 9.6 12.8 10.0 6.3 6.3 10.2 10.3 9.4 9.6 6.0 5.3 8.6 9.9 7.2 9.2 5.7 4.2 6.2 8.8 4.8 8.8 5.6 4.2 5.6 9.3 3.8 8.7 Min 0.5 0.5 1.8 1.9 1.4 1.1 0.3 0.5 1.5 1.9 1.1 1.1 0.1 0.5 1.8 1.6 1.0 1.0 0.1 0.4 1.0 1.3 0.7 0.8 0.1 0.4 0.7 1.2 0.6 0.6 Max 6.2 8.7 10.9 9.5 12.8 8.9 5.2 6.0 10.2 9.1 9.4 7.7 4.9 4.9 8.6 8.7 7.2 7.4 4.6 3.9 6.2 8.2 4.8 7.0 4.5 3.4 5.6 8.1 3.8 6.8 Min 0.5 0.5 1.8 1.4 1.4 1.0 0.3 0.4 1.3 1.4 0.7 0.9 0.1 0.3 1.3 1.2 0.6 0.8 0.2 0.2 1.0 1.1 0.6 0.6 0.1 0.2 0.7 1.0 0.6 0.5 Max 5.2 8.4 10.9 8.1 12.8 7.9 4.2 5.7 10.2 7.4 9.4 5.8 3.9 4.6 8.6 6.9 7.2 5.3 3.5 3.4 6.2 6.2 4.8 4.8 3.3 3.0 5.6 6.4 3.8 4.7 3.3 V 0.3 V Min 0.5 0.5 1.8 1.2 1.4 1.0 0.3 0.3 1.6 1.2 0.4 0.9 0.3 0.3 1.6 1.0 0.4 0.8 0.1 0.2 1.0 0.9 0.4 0.6 0.1 0.1 0.7 0.8 0.4 0.5 Max 5.1 8.2 10.9 9.1 12.8 7.7 4.2 5.6 10.2 7.6 9.4 5.6 3.9 4.5 8.6 6.9 7.2 4.6 3.6 3.3 6.2 5.2 4.8 4.0 2.9 2.8 5.6 6.2 3.8 3.8 Max 9.4 9.4 10.9 12.4 12.8 13.3 8.9 7.1 10.2 11.3 9.4 12.1 8.7 6.2 8.6 10.9 7.2 11.7 8.4 5.2 6.2 10.4 4.8 11.3 8.2 5.1 5.6 10.2 3.8 11.3
Unit
0.5 0.5 1.8 1.9 1.4 1.1 0.3 0.7 1.8 1.9 1.1 1.4 0.1 0.6 1.8 1.7 1.0 1.2 0.1 0.6 1.0 1.5 0.7 0.9 0.1 0.6 0.7 1.4 0.6 0.8
ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns
tpd is the same as tPLH and tPHL; tdis is the same as tPLZ and tPHZ; ten is the same as tPZL and tPZH.
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
12 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
Table 13. Dynamic characteristics for temperature range -40 C to +125 C [1] Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 8; for wave forms see Figure 6 and Figure 7 Symbol Parameter Conditions 1.2 V 0.1 V Min VCC(A) = 1.1 V to 1.3 V tpd tdis ten propagation delay disable time enable time nAn to nBn nBn to nAn nOE to nAn nOE to nBn nOE to nAn nOE to nBn VCC(A) = 1.4 V to 1.6 V tpd tdis ten propagation delay disable time enable time nAn to nBn nBn to nAn nOE to nAn nOE to nBn nOE to nAn nOE to nBn VCC(A) = 1.65 V to 1.95 V tpd tdis ten propagation delay disable time enable time nAn to nBn nBn to nAn nOE to nAn nOE to nBn nOE to nAn nOE to nBn VCC(A) = 2.3 V to 2.7 V tpd tdis ten propagation delay disable time enable time nAn to nBn nBn to nAn nOE to nAn nOE to nBn nOE to nAn nOE to nBn VCC(A) = 3.0 V to 3.6 V tpd tdis ten propagation delay disable time enable time nAn to nBn nBn to nAn nOE to nAn nOE to nBn nOE to nAn nOE to nBn
[1]
VCC(B) 1.5 V 0.1 V 1.8 V 0.15 V 2.5 V 0.2 V Min 0.5 0.5 1.8 1.9 1.4 1.1 0.3 0.7 1.8 1.9 1.4 1.4 0.1 0.6 1.6 1.7 1.0 1.2 0.1 0.6 1.0 1.5 0.7 0.9 0.1 0.6 0.7 1.4 0.6 0.8 Max 7.9 9.8 12.0 10.6 14.1 11.0 7.0 7.0 11.3 11.4 10.4 10.6 6.6 5.9 9.5 10.9 8.0 10.2 6.3 4.7 6.9 10.4 5.3 9.7 6.2 4.7 6.2 10.3 4.2 9.6 Min 0.5 0.5 1.8 1.9 1.4 1.1 0.3 0.5 1.5 1.9 1.1 1.1 0.1 0.5 1.8 1.6 1.0 1.0 0.1 0.4 1.0 1.3 0.7 0.8 0.1 0.4 0.7 1.2 0.6 0.6 Max 6.9 9.6 12.0 10.5 14.1 9.8 5.8 6.6 11.3 10.1 10.4 8.5 5.4 5.4 9.5 9.6 8.0 8.2 5.1 4.3 6.9 9.1 5.3 7.7 5.0 3.9 6.2 9.0 4.2 7.5 Min 0.5 0.5 1.8 1.4 1.4 1.0 0.3 0.4 1.3 1.4 0.7 0.9 0.1 0.3 1.3 1.2 0.6 0.8 0.2 0.2 1.0 1.1 0.6 0.6 0.1 0.2 0.7 1.0 0.6 0.5 Max 5.8 9.3 12.0 9.0 14.1 8.7 4.7 6.3 11.3 8.2 10.4 6.4 4.3 5.1 9.5 7.6 8.0 5.9 4.0 3.9 6.9 6.9 5.3 5.3 3.8 3.4 6.2 7.1 4.2 5.2 3.3 V 0.3 V Min 0.5 0.5 1.8 1.2 1.4 1.0 0.3 0.3 1.6 1.2 0.4 0.9 0.3 0.3 1.6 1.0 0.4 0.8 0.1 0.2 1.0 0.9 0.4 0.6 0.1 0.1 0.7 0.8 0.4 0.5 Max 5.7 9.1 12.0 10.1 14.1 8.5 4.7 6.2 11.3 8.4 10.4 6.2 4.3 5.0 9.5 7.6 8.0 5.1 4.0 3.8 6.9 5.8 5.3 4.4 3.3 3.3 6.2 6.9 4.2 4.2 Max 10.4 10.4 12.0 13.7 14.1 14.7 9.8 7.9 11.3 12.5 10.4 13.3 9.6 6.9 9.5 12.0 8.0 12.9 9.3 5.8 6.9 11.5 5.3 12.4 9.1 5.7 6.2 11.3 4.2 12.4
Unit
0.5 0.5 1.8 1.9 1.4 1.1 0.3 0.7 1.8 1.9 1.1 1.4 0.1 0.6 1.8 1.7 1.0 1.2 0.1 0.6 1.0 1.5 0.7 0.9 0.1 0.6 0.7 1.4 0.6 0.8
ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns
tpd is the same as tPLH and tPHL; tdis is the same as tPLZ and tPHZ; ten is the same as tPZL and tPZH.
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
13 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
11. Waveforms
VI nAn, nBn input GND
VM
tPHL
VOH nBn, nAn output VOL
tPLH
VM
001aak285
Measurement points are given in Table 14. VOL and VOH are typical output voltage levels that occur with the output load.
Fig 6.
The data input (nAn, nBn) to output (nBn, nAn) propagation delay times
VI nOE input GND tPLZ VCCO output LOW-to-OFF OFF-to-LOW VOL tPHZ VOH output HIGH-to-OFF OFF-to-HIGH GND outputs enabled outputs disabled outputs enabled
001aak286
VM
tPZL
VM VX tPZH VY VM
Measurement points are given in Table 14. VOL and VOH are typical output voltage levels that occur with the output load.
Fig 7. Table 14.
Enable and disable times Measurement points Input[1] VM 0.5VCCI 0.5VCCI 0.5VCCI Output[2] VM 0.5VCCO 0.5VCCO 0.5VCCO VX VOL + 0.1 V VOL + 0.15 V VOL + 0.3 V VY VOH - 0.1 V VOH - 0.15 V VOH - 0.3 V
Supply voltage VCC(A), VCC(B) 0.8 V to 1.6 V 1.65 V to 2.7 V 3.0 V to 3.6 V
[1] [2]
VCCI is the supply voltage associated with the data input port. VCCO is the supply voltage associated with the output port.
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
14 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
VI negative pulse 0V
tW 90 % VM 10 % tf tr tr tf 90 % VM 10 % tW
VEXT VCC VI VO
RL
VM
VI positive pulse 0V
VM
G
RT
DUT
CL RL
001aae331
Test data is given in Table 15. RL = Load resistance. CL = Load capacitance including jig and probe capacitance. RT = Termination resistance. VEXT = External voltage for measuring switching times.
Fig 8. Table 15.
Load circuit for switching times Test data Input VI[1] VCCI VCCI VCCI t/V[2] 1.0 ns/V 1.0 ns/V 1.0 ns/V Load CL 15 pF 15 pF 15 pF RL 2 k 2 k 2 k VEXT tPLH, tPHL open open open tPZH, tPHZ GND GND GND tPZL, tPLZ[3] 2VCCO 2VCCO 2VCCO
Supply voltage VCC(A), VCC(B) 0.8 V to 1.6 V 1.65 V to 2.7 V 3.0 V to 3.6 V
[1] [2] [3]
VCCI is the supply voltage associated with the data input port. dV/dt 1.0 V/ns VCCO is the supply voltage associated with the output port.
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
15 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
12. Typical propagation delay characteristics
001aai476 001aai477
(1) (2) (3) (4) (5) (6)
24 tpd (ns) 20
21 tpd (ns) 17
(1)
16
12
(2) (3) (4) (5) (6)
13
8
4 0 20 40 CL (pF) 60
9 0 20 40 CL (pF) 60
a. Propagation delay (A to B); VCC(A) = 0.8 V
(1) VCC(B) = 0.8 V. (2) VCC(B) = 1.2 V. (3) VCC(B) = 1.5 V. (4) VCC(B) = 1.8 V. (5) VCC(B) = 2.5 V. (6) VCC(B) = 3.3 V.
b. Propagation delay (A to B); VCC(B) = 0.8 V
(1) VCC(A) = 0.8 V. (2) VCC(A) = 1.2 V. (3) VCC(A) = 1.5 V. (4) VCC(A) = 1.8 V. (5) VCC(A) = 2.5 V. (6) VCC(A) = 3.3 V.
Fig 9.
Typical propagation delay versus load capacitance; Tamb = 25 C
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
16 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
7 tPLH (ns) 5
001aai478
(1)
7 tPHL (ns)
001aai491
(1) (2) (3) (4) (5)
5
(2) (3) (4) (5)
3
3
1 0 20 40 CL (pF) 60
1 0 20 40 CL (pF) 60
a. LOW to HIGH propagation delay (A to B); VCC(A) = 1.2 V
7 tPLH (ns) 5
001aai479
(1)
b. HIGH to LOW propagation delay (A to B); VCC(A) = 1.2 V
7 tPHL (ns)
(1)
001aai480
(2) (3) (4)
5
(2) (3)
3
(5)
3
(4) (5)
1 0 20 40 CL (pF) 60
1 0 20 40 CL (pF) 60
c. LOW to HIGH propagation delay (A to B); VCC(A) = 1.5 V
(1) VCC(B) = 1.2 V. (2) VCC(B) = 1.5 V. (3) VCC(B) = 1.8 V. (4) VCC(B) = 2.5 V. (5) VCC(B) = 3.3 V.
d. HIGH to LOW propagation delay (A to B); VCC(A) = 1.5 V
Fig 10. Typical propagation delay versus load capacitance; Tamb = 25 C
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
17 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
7 tPLH (ns) 5
001aai481
7 tPHL (ns) 5
001aai482
(1)
(1)
(2) (3) (4) (2) (3)
3
(5)
3
(4) (5)
1 0 20 40 CL (pF) 60
1 0 20 40 CL (pF) 60
a. LOW to HIGH propagation delay (A to B); VCC(A) = 1.8 V
7 tPLH (ns) 5
(2) (3) (4) (5)
b. HIGH to LOW propagation delay (A to B); VCC(A) = 1.8 V
7 tPHL (ns) 5
(1)
001aai483
001aai486
(1)
(2) (3)
3
3
(4) (5)
1 0 20 40 CL (pF) 60
1 0 20 40 CL (pF) 60
c. LOW to HIGH propagation delay (A to B); VCC(A) = 2.5 V
(1) VCC(B) = 1.2 V. (2) VCC(B) = 1.5 V. (3) VCC(B) = 1.8 V. (4) VCC(B) = 2.5 V. (5) VCC(B) = 3.3 V.
d. HIGH to LOW propagation delay (A to B); VCC(A) = 2.5 V
Fig 11. Typical propagation delay versus load capacitance; Tamb = 25 C
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
18 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
7 tPLH (ns) 5
001aai485
7 tPHL (ns) 5
001aai484
(1)
(1)
(2) (2) (3) (3)
3
(4) (5)
3
(4) (5)
1 0 20 40 CL (pF) 60
1 0 20 40 CL (pF) 60
a. LOW to HIGH propagation delay (A to B); VCC(A) = 3.3 V
(1) VCC(B) = 1.2 V. (2) VCC(B) = 1.5 V. (3) VCC(B) = 1.8 V. (4) VCC(B) = 2.5 V. (5) VCC(B) = 3.3 V.
b. HIGH to LOW propagation delay (A to B); VCC(A) = 3.3 V
Fig 12. Typical propagation delay versus load capacitance; Tamb = 25 C
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
19 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
13. Package outline
SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109-1
D
E
A X
c y HE vMA
Z 16 9
Q A2 pin 1 index Lp 1 e bp 8 wM L detail X A1 (A 3) A
0
2.5 scale
5 mm
DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm inches Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. OUTLINE VERSION SOT109-1 REFERENCES IEC 076E07 JEDEC MS-012 JEITA EUROPEAN PROJECTION A max. 1.75 A1 0.25 0.10 A2 1.45 1.25 A3 0.25 0.01 bp 0.49 0.36 c 0.25 0.19 D (1) 10.0 9.8 E (1) 4.0 3.8 0.16 0.15 e 1.27 0.05 HE 6.2 5.8 L 1.05 Lp 1.0 0.4 0.039 0.016 Q 0.7 0.6 0.028 0.020 v 0.25 0.01 w 0.25 0.01 y 0.1 Z (1) 0.7 0.3
0.010 0.057 0.069 0.004 0.049
0.019 0.0100 0.39 0.014 0.0075 0.38
0.244 0.041 0.228
0.028 0.004 0.012
8 o 0
o
ISSUE DATE 99-12-27 03-02-19
Fig 13. Package outline SOT109-1 (SO16)
74AVC4T245_1 (c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
20 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm
SOT403-1
D
E
A
X
c y HE vMA
Z
16
9
Q A2 pin 1 index A1 Lp L (A 3) A
1
e bp
8
wM detail X
0
2.5 scale
5 mm
DIMENSIONS (mm are the original dimensions) UNIT mm A max. 1.1 A1 0.15 0.05 A2 0.95 0.80 A3 0.25 bp 0.30 0.19 c 0.2 0.1 D (1) 5.1 4.9 E (2) 4.5 4.3 e 0.65 HE 6.6 6.2 L 1 Lp 0.75 0.50 Q 0.4 0.3 v 0.2 w 0.13 y 0.1 Z (1) 0.40 0.06 8 o 0
o
Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION SOT403-1 REFERENCES IEC JEDEC MO-153 JEITA EUROPEAN PROJECTION ISSUE DATE 99-12-27 03-02-18
Fig 14. Package outline SOT403-1 (TSSOP16)
74AVC4T245_1 (c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
21 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
DHVQFN16: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; SOT763-1 16 terminals; body 2.5 x 3.5 x 0.85 mm
D
B
A
A A1 E c
terminal 1 index area
detail X
terminal 1 index area e 2 L
e1 b 7 vMCAB wM C y1 C
C y
1 Eh 16
8 e 9
15 Dh
10 X 2.5 scale 5 mm
0
DIMENSIONS (mm are the original dimensions) UNIT mm A(1) max. 1 A1 0.05 0.00 b 0.30 0.18 c 0.2 D (1) 3.6 3.4 Dh 2.15 1.85 E (1) 2.6 2.4 Eh 1.15 0.85 e 0.5 e1 2.5 L 0.5 0.3 v 0.1 w 0.05 y 0.05 y1 0.1
Note 1. Plastic or metal protrusions of 0.075 mm maximum per side are not included. OUTLINE VERSION SOT763-1 REFERENCES IEC --JEDEC MO-241 JEITA --EUROPEAN PROJECTION ISSUE DATE 02-10-17 03-01-27
Fig 15. Package outline SOT763-1 (DHVQFN16)
74AVC4T245_1 (c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
22 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
14. Abbreviations
Table 16. Acronym CDM CMOS DUT ESD HBM MM Abbreviations Description Charged Device Model Complementary Metal Oxide Semiconductor Device Under Test ElectroStatic Discharge Human Body Model Machine Model
15. Revision history
Table 17. Revision history Release date 20090720 Data sheet status Product data sheet Change notice Supersedes Document ID 74AVC4T245_1
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
23 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
16. Legal information
16.1 Data sheet status
Document status[1][2] Objective [short] data sheet Preliminary [short] data sheet Product [short] data sheet
[1] [2] [3]
Product status[3] Development Qualification Production
Definition This document contains data from the objective specification for product development. This document contains data from the preliminary specification. This document contains the product specification.
Please consult the most recently issued document before initiating or completing a design. The term `short data sheet' is explained in section "Definitions". The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.
16.2 Definitions
Draft -- The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet -- A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.
damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. Applications -- Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values -- Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale -- NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license -- Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control -- This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.
16.3 Disclaimers
General -- Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes -- NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use -- NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental
16.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.
17. Contact information
For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com
74AVC4T245_1
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 01 -- 20 July 2009
24 of 25
NXP Semiconductors
74AVC4T245
4-bit dual supply translating transceiver; 3-state
18. Contents
1 2 3 4 5 5.1 5.2 6 7 8 9 10 11 12 13 14 15 16 16.1 16.2 16.3 16.4 17 18 General description . . . . . . . . . . . . . . . . . . . . . . 1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2 Pinning information . . . . . . . . . . . . . . . . . . . . . . 3 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 4 Functional description . . . . . . . . . . . . . . . . . . . 5 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 5 Recommended operating conditions. . . . . . . . 6 Static characteristics. . . . . . . . . . . . . . . . . . . . . 6 Dynamic characteristics . . . . . . . . . . . . . . . . . 10 Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Typical propagation delay characteristics. . . 16 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 20 Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 23 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 23 Legal information. . . . . . . . . . . . . . . . . . . . . . . 24 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 24 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 Contact information. . . . . . . . . . . . . . . . . . . . . 24 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Please be aware that important notices concerning this document and the product(s) described herein, have been included in section `Legal information'.
(c) NXP B.V. 2009.
All rights reserved.
For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 20 July 2009 Document identifier: 74AVC4T245_1


▲Up To Search▲   

 
Price & Availability of 74AVC4T245

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X